Optimization of CRC-Based Single-Bit Error Correction Using a Perfect Hash Table Structure

Research output: Contribution to Book/Report typesContribution to conference proceedingspeer-review

Abstract

This work introduces a novel approach for correcting a single-bit error in a CRC-protected message, which is based on a perfect hash table that can be queried by a non-zero CRC syndrome. The paper primarily focuses on presenting the new table structure and includes a comparative analysis of various CRC-based error correction methods, demonstrating that ours strikes an excellent balance between correction complexity and memory requirements. Complexity evaluation is performed in terms of the number of 2-input gate operations.

Original languageEnglish
Title of host publicationISCAS 2025 - IEEE International Symposium on Circuits and Systems, Proceedings
PublisherInstitute of Electrical and Electronics Engineers Inc.
ISBN (Electronic)9798350356830
DOIs
Publication statusPublished - 2025
Event2025 IEEE International Symposium on Circuits and Systems, ISCAS 2025 - London, United Kingdom
Duration: 25 May 202528 May 2025

Publication series

NameProceedings - IEEE International Symposium on Circuits and Systems
ISSN (Print)0271-4310

Conference

Conference2025 IEEE International Symposium on Circuits and Systems, ISCAS 2025
Country/TerritoryUnited Kingdom
CityLondon
Period25/05/2528/05/25

!!!Keywords

  • Cyclic redundancy check
  • complexity
  • hash table
  • memory
  • single-bit error correction
  • syndrome computation

Fingerprint

Dive into the research topics of 'Optimization of CRC-Based Single-Bit Error Correction Using a Perfect Hash Table Structure'. These topics are generated from the title and abstract of the publication. Together, they form a unique fingerprint.

Cite this